This paper is published in Volume-3, Issue-6, 2017
Area
VLSI
Author
A. Suruthi, E. Manoranjitham, Dr. N. J. R Muniraj
Org/Univ
Tejaa Shakthi Institute of Technology for Women, Coimbatore, Tamil Nadu, India
Pub. Date
09 November, 2017
Paper ID
V3I6-1207
Publisher
Keywords
AVL Technique, VLSI, Low Power, Half-Subtractor

Citationsacebook

IEEE
A. Suruthi, E. Manoranjitham, Dr. N. J. R Muniraj. Novel Low Power Half-Subtractor Using AVL Technique Based On 0.18µm CMOS Technology, International Journal of Advance Research, Ideas and Innovations in Technology, www.IJARIIT.com.

APA
A. Suruthi, E. Manoranjitham, Dr. N. J. R Muniraj (2017). Novel Low Power Half-Subtractor Using AVL Technique Based On 0.18µm CMOS Technology. International Journal of Advance Research, Ideas and Innovations in Technology, 3(6) www.IJARIIT.com.

MLA
A. Suruthi, E. Manoranjitham, Dr. N. J. R Muniraj. "Novel Low Power Half-Subtractor Using AVL Technique Based On 0.18µm CMOS Technology." International Journal of Advance Research, Ideas and Innovations in Technology 3.6 (2017). www.IJARIIT.com.

Abstract

Now a day’s arithmetic circuit plays an important role in designing of any VLSI system. Such as subtractor is one of them. In this paper, half-subtractor is designed by using the adaptive voltage technique (AVL). By using the AVL technique, half subtractor can reduce the power and delay element. We can reduce the value of total power dissipation by applying the AVLG (adaptive voltage level at ground ) technology in which the ground potential is raised and AVLS (adaptive voltage level at supply) in which the supply potential is increased. The AVL technique shows the significant reduction in power consumption and propagation delay. The circuit is simulated on cadence tool in 180 nanometre CMOS technology.